## 0007432 Computer Design (Fall 2018)

| O907432 Computer Design (Fan 2018) <u>Ouiz 1</u> |                                                                |        |                  |                   |                     |                                                |                                           |
|--------------------------------------------------|----------------------------------------------------------------|--------|------------------|-------------------|---------------------|------------------------------------------------|-------------------------------------------|
|                                                  | 1                                                              | :2     | رقم الشعبة       | :,                | الرقم التسلسلي      |                                                | الاسم:                                    |
|                                                  |                                                                |        |                  | -                 |                     | ectronics. Please ansv<br>uestions are allowed | ========<br>ver all problems in the<br>l. |
| <b>Q1.</b> A                                     | ssun                                                           | ne th  | at you want to   | design a new prod | cessor.             |                                                |                                           |
| a)                                               | State three approaches to design a high-performance processor. |        |                  |                   |                     |                                                |                                           |
|                                                  | 1)                                                             | Usin   | g smaller an fa  | aster transistors | enabling faster p   | rocessor clock rate                            |                                           |
|                                                  | 2)                                                             | Usin   | g more cores o   | on the processor  | chip                |                                                |                                           |
|                                                  | 3)                                                             | Usin   | g the higher tr  | ransistor budget  | to build better, fa | ster circuits and lar                          | ger caches and                            |
|                                                  | bu                                                             | sses   |                  |                   |                     |                                                |                                           |
| b)                                               | Sta                                                            | ite th | ree approaches   | to reduce the pov | wer consumption o   | f this processor.                              |                                           |
|                                                  | 1)                                                             | Usin   | ng lower clock f | frequency         |                     |                                                |                                           |
|                                                  | 2)                                                             | Usin   | g lower power    | supply            |                     |                                                |                                           |
|                                                  | 3)                                                             | Tur    | ning off or red  | ucing the power   | supply or clock o   | f unused component                             | s                                         |
|                                                  |                                                                |        |                  |                   |                     |                                                |                                           |
|                                                  |                                                                |        |                  |                   |                     |                                                |                                           |
|                                                  |                                                                |        |                  |                   |                     |                                                |                                           |
|                                                  |                                                                |        |                  |                   |                     |                                                |                                           |
|                                                  |                                                                |        |                  |                   |                     |                                                |                                           |
|                                                  |                                                                |        |                  |                   |                     |                                                |                                           |
|                                                  |                                                                |        |                  |                   |                     |                                                |                                           |
|                                                  |                                                                |        |                  |                   |                     |                                                |                                           |

**Q2.** For the 5-stage pipeline processor described in the textbook, briefly describe the execution of the **add** instruction in each of the five stages.

| Stage         | Execution                                                                                                     |  |  |  |
|---------------|---------------------------------------------------------------------------------------------------------------|--|--|--|
| Fetch         | Fetching the instruction from the instruction memory and incrementing the program counter.                    |  |  |  |
| Decode        | Reading the two operands from the register file and decoding the instruction to generate its control signals. |  |  |  |
| Execute       | Adding the two read operands in the ALU.                                                                      |  |  |  |
| Memory Access | The addition result is passed through this stage.                                                             |  |  |  |
| Write Back    | Writing the addition result in the destination register in the register file.                                 |  |  |  |